Dergi makalesi Açık Erişim

A true random bit generator based on a memristive chaotic circuit: Analysis, design and FPGA implementation

Karakaya, Baris; Gulten, Arif; Frasca, Mattia


Dublin Core

<?xml version='1.0' encoding='utf-8'?>
<oai_dc:dc xmlns:dc="http://purl.org/dc/elements/1.1/" xmlns:oai_dc="http://www.openarchives.org/OAI/2.0/oai_dc/" xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance" xsi:schemaLocation="http://www.openarchives.org/OAI/2.0/oai_dc/ http://www.openarchives.org/OAI/2.0/oai_dc.xsd">
  <dc:creator>Karakaya, Baris</dc:creator>
  <dc:creator>Gulten, Arif</dc:creator>
  <dc:creator>Frasca, Mattia</dc:creator>
  <dc:date>2019-01-01</dc:date>
  <dc:description>The aim of this paper is to present a true random bit generator (TRBG) based on a memristive chaotic circuit and its implementation on Field Programmable Gate Array (FPGA) board. The proposed TRBG architecture makes use of a memristive canonical Chua's oscillator and a logistic map as entropy sources, while the XOR function is used for post-processing. The optimal parameter set for the chaotic systems has been chosen by carrying out numerical simulations of the system and adopting the scale index parameter to determine the degree of non-periodicity of the obtained bit streams. The proposed TRBG system has been then modeled and co-simulated on the Xilinx System Generator (XSG) platform and implemented on the Xilinx Kintex-7 KC705 FPGA Evaluation Board, obtaining experimental results in agreement with the expectations. Finally, the system has been validated with statistical analysis by using the NIST 800.22 statistical test suite. (C) 2018 Elsevier Ltd. All rights reserved.</dc:description>
  <dc:identifier>https://aperta.ulakbim.gov.trrecord/72649</dc:identifier>
  <dc:identifier>oai:zenodo.org:72649</dc:identifier>
  <dc:rights>info:eu-repo/semantics/openAccess</dc:rights>
  <dc:rights>http://www.opendefinition.org/licenses/cc-by</dc:rights>
  <dc:source>CHAOS SOLITONS &amp; FRACTALS 119 143-149</dc:source>
  <dc:title>A true random bit generator based on a memristive chaotic circuit: Analysis, design and FPGA implementation</dc:title>
  <dc:type>info:eu-repo/semantics/article</dc:type>
  <dc:type>publication-article</dc:type>
</oai_dc:dc>
31
3
görüntülenme
indirilme
Görüntülenme 31
İndirme 3
Veri hacmi 603 Bytes
Tekil görüntülenme 31
Tekil indirme 3

Alıntı yap