Published January 1, 2015 | Version v1
Journal article Open

Fault-Tolerant Topology Generation Method for Application-Specific Network-on-Chips

  • 1. Hacettepe Univ, Dept Comp Engn, TR-06800 Ankara, Turkey
  • 2. Ankara Univ, Dept Comp Engn, TR-06500 Ankara, Turkey

Description

As the technology sizes of integrated circuits (ICs) scale down rapidly, current transistor densities on chips dramatically increase. While nanometer feature sizes allow denser chip designs in each technology generation, fabricated ICs become more susceptible to wear-outs, causing operation failure. Even a single link failure within an on-chip fabric can halt communication between application blocks, which makes the entire chip useless. In this paper, we aim to make faulty chips designed with network-on-chip (NoC) communication usable. Specifically, we present fault-tolerant irregular topology-generation method for application-specific NoC designs. Designed NoC topology allows different routing path if there is a link failure on the default routing path. Additionally, we present a simulated annealing-based application mapping algorithm aiming to minimize total energy consumption of the NoC design. We compare fault-tolerant topologies with nonfault-tolerant application-specific irregular topologies on energy consumption, performance, and area using multimedia benchmarks and custom-generated graphs. Our results demonstrate that our method is able to determine fault-tolerant topologies with negligible area increase and better energy values.

Files

bib-784dd3d5-4aa5-474d-b120-06cd145819dc.txt

Files (242 Bytes)

Name Size Download all
md5:0a7ddd04a0150d038451cc2159141427
242 Bytes Preview Download