Published January 1, 2024
| Version v1
Conference paper
Open
RISC-V Simulator Library for Real-time Applications: Development and Verification
- 1. ODTU, Elekt Elekt Muhendisligi Bolumu, Ankara, Turkiye
Description
This paper extends RISC-V processor functional simulators with timing libraries for fast and accurate results. To this end, we develop timing libraries for the floating point unit (FPU) and the AHB Interconnect, which are frequently used and affect the performance of real-time embedded signal processing applications. Our FPU timing library is verified to be nearly 100% accurate through experimental comparisons with a low-level RTL simulator. Our interconnect timing library yields the expected cache and memory communication scenario results.
Files
bib-20f10cbd-0617-4ab0-809e-7699246dcd54.txt
Files
(220 Bytes)
| Name | Size | Download all |
|---|---|---|
|
md5:9346f24aa078c87195c2d8a1fba9aa7c
|
220 Bytes | Preview Download |