Published January 1, 2021 | Version v1
Journal article Open

An Automated Setup for the Characterization of Time-Based Degradation Effects Including the Process Variability in 40-nm CMOS Transistors

  • 1. Istanbul Tech Univ, Dept Elect & Commun Engn, TR-34467 Istanbul, Turkey

Description

This article reports a test chip design in commercial 40-nm process technology to characterize the level of time-based degradation in metal-oxide-semiconductor field-effect transistors (MOSFETs). The two phenomena that have been concentrated on are the bias temperature instability (BTI) and the hot carrier injection (HCI). Stress tests have been carried out on both n- and p-MOSFETs with large channel widths and shorter channel lengths, as practically observed in analog and radio frequency circuits. Reliability characterization has been extended to cover the body effect and the impact of process variations both at prestress and poststress stages. The results demonstrate that the designed test chip has been instrumental in observing the extent of degradation due to BTI and HCI. Furthermore, both the body effect and the poststress variability have been found to affect the transistor and circuit performance significantly.

Files

bib-324947be-71dd-43bd-8224-eb49351902c5.txt

Files (268 Bytes)

Name Size Download all
md5:861ca4da1548447c9a4ba5e01fe9a4ad
268 Bytes Preview Download