Published January 1, 2010
| Version v1
Journal article
Open
High Performance Hardware Architectures for One Bit Transform Based Single and Multiple Reference Frame Motion Estimation
- 1. Sabanci Univ, Dept Elect Engn, TR-34956 Istanbul, Turkey
Description
Motion Estimation (ME) is the most computationally intensive part of video compression and video enhancement systems. One bit transform (1BT) based ME algorithms have low computational complexity. Therefore, in this paper, we propose high performance systolic hardware architectures for 1BT based fixed block size (FBS) single reference frame (SRF) ME, variable block size (VBS) SRF ME, and multiple reference frame (MRF) ME. The proposed FBS-SRF ME hardware performs full search ME for 4 Macroblocks in parallel and it is faster than the 1BT based ME hardware reported in the literature. In addition, it uses less on-chip memory than the previous 1BT based ME hardware by using a novel data reuse scheme and memory organization. The proposed VBS-SRF ME hardware is also faster and uses less on-chip memory than previous 1BT based VBS-SRF ME hardware. The proposed MRF ME hardware is the first 1BT based MRF ME hardware in the literature. In order to trade-off ME performance and computational complexity, the proposed MRF ME hardware is designed as reconfigurable in order to statically configure the number and selection of reference frames based on the application requirements. The proposed hardware architectures are implemented in Verilog HDL. They are capable of processing 83 1920x1080 full High Definition frames per second. Therefore, they can be used in consumer electronics products that require real-time video processing or compression.(1)
Files
bib-2d2e0a02-a70b-4603-af9c-fe574225561b.txt
Files
(229 Bytes)
| Name | Size | Download all |
|---|---|---|
|
md5:bade3af96627a19d62df6b69aadb0c3e
|
229 Bytes | Preview Download |